Silicon Laboratories SI5324 Guia do Utilizador

Consulte online ou descarregue Guia do Utilizador para Relógios de parede Silicon Laboratories SI5324. Silicon Laboratories SI5324 User guide Manual do Utilizador

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 107
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes

Resumo do Conteúdo

Página 1 - AC701 Evaluation Board

AC701 Evaluation Board for the Artix-7 FPGAUser GuideUG952 (v1.1) January 30, 2013

Página 2 - Revision History

10 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesThe default mode setting is M[2:0] = 0

Página 3 - Table of Contents

Appendix D: Board Setup100 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 20138. Slide the AC701 board power switch SW15 to the ON pos

Página 4

AC701 Evaluation Board www.xilinx.com 101UG952 (v1.1) January 30, 2013Appendix EBoard SpecificationsDimensionsHeight 5.5 in (14.0 cm)Length 10.5 in (2

Página 5 - Chapter 1

Appendix E: Board Specifications102 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013

Página 6

AC701 Evaluation Board www.xilinx.com 103UG952 (v1.1) January 30, 2013Appendix FAdditional ResourcesXilinx ResourcesFor support resources such as Answ

Página 7

104 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Appendix F: Additional ResourcesUG475, 7 Series FPGAs Packaging and Pinout User

Página 8

AC701 Evaluation Board www.xilinx.com 105UG952 (v1.1) January 30, 2013Appendix GRegulatory and Compliance InformationThis product is designed and test

Página 9 - Artix-7 FPGA

106 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Appendix G: Regulatory and Compliance InformationEN 60950-1:2006, Information t

Página 10 - Encryption Key Backup Circuit

IMPORTANT NOTICE FOR TI REFERENCE DESIGNSTexas Instruments Incorporated ("TI") reference designs are solely intended to assist designers (“B

Página 11 - I/O Voltage Rails

AC701 Evaluation Board www.xilinx.com 11UG952 (v1.1) January 30, 2013Feature DescriptionsI/O Voltage RailsIn addition to Bank 0, there are 8 I/O banks

Página 12 - DDR3 Memory Module

12 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesDDR3 Memory Module[Figure 1-2, callout

Página 13 - Feature Descriptions

AC701 Evaluation Board www.xilinx.com 13UG952 (v1.1) January 30, 2013Feature DescriptionsAA8 DDR3_D1 7 DQ1Y8 DDR3_D2 15 DQ2AB5 DDR3_D3 17 DQ3AA5 DDR3_

Página 14

14 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesD1 DDR3_D33 131 DQ33E1 DDR3_D34 141 DQ

Página 15

AC701 Evaluation Board www.xilinx.com 15UG952 (v1.1) January 30, 2013Feature DescriptionsAC4 DDR3_DM1 28 DM1AA3 DDR3_DM2 46 DM2U7 DDR3_DM3 63 DM3G1 DD

Página 16 - Quad-SPI Flash Memory

16 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesThe AC701 board DDR3 memory interface

Página 17

AC701 Evaluation Board www.xilinx.com 17UG952 (v1.1) January 30, 2013Feature DescriptionsFlash memory on the AC701 board. For more details, see the Nu

Página 18 - SD Card Interface

18 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesSD Card Interface[Figure 1-2, callout

Página 19

AC701 Evaluation Board www.xilinx.com 19UG952 (v1.1) January 30, 2013Feature DescriptionsTable 1-7: SDIO Connections to the FPGA U1 FPGA Pin NameSche

Página 20 - USB JTAG Module

AC701 Evaluation Board www.xilinx.com UG952 (v1.1) January 30, 2013© Copyright 2012–2013 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spa

Página 21 - Clock Generation

20 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesUSB JTAG Module[Figure 1-2, callout 5]

Página 22 - System Clock Source

AC701 Evaluation Board www.xilinx.com 21UG952 (v1.1) January 30, 2013Feature DescriptionsClock GenerationThere are three clock sources available for t

Página 23

22 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesSystem Clock Source[Figure 1-2, callou

Página 24 - User SMA Clock Input

AC701 Evaluation Board www.xilinx.com 23UG952 (v1.1) January 30, 2013Feature DescriptionsProgrammable User Clock Source[Figure 1-2, callout 7]The AC70

Página 25 - GTP Clock MUX

24 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesUser SMA Clock Input[Figure 1-2, callo

Página 26 - GTP SMA Clock Input

AC701 Evaluation Board www.xilinx.com 25UG952 (v1.1) January 30, 2013Feature DescriptionsGTP Clock MUXThe AC701 board FPGA U1 MGT Bank 213 has two clo

Página 27 - Jitter Attenuated Clock

26 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board Features125 MHz Clock Generator[Figure 1-2, ca

Página 28 - FMC HPC GBT Clocks

AC701 Evaluation Board www.xilinx.com 27UG952 (v1.1) January 30, 2013Feature DescriptionsJitter Attenuated Clock[Figure 1-2, callout 10]The AC701 boar

Página 29

28 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesFMC HPC GBT ClocksThe FMC HPC connecto

Página 30

AC701 Evaluation Board www.xilinx.com 29UG952 (v1.1) January 30, 2013Feature DescriptionsX-Ref Target - Figure 1-16Figure 1-16: MGT Clock MUX U3 Circ

Página 31 - GTP Transceivers

AC701 Evaluation Board www.xilinx.com 3UG952 (v1.1) January 30, 2013Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .

Página 32

30 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesX-Ref Target - Figure 1-17Figure 1-17:

Página 33 - PCI Express Edge Connector

AC701 Evaluation Board www.xilinx.com 31UG952 (v1.1) January 30, 2013Feature DescriptionsGTP Transceivers[Figure 1-2, callout 11]The AC701 board provi

Página 34 - SFP/SFP+ Connector

32 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesTable 1-12: GTP Interface Connections

Página 35

AC701 Evaluation Board www.xilinx.com 33UG952 (v1.1) January 30, 2013Feature DescriptionsFor more information on the GTP transceivers see UG476, 7 Ser

Página 36

34 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesPCIe lane width/size is selected via j

Página 37

AC701 Evaluation Board www.xilinx.com 35UG952 (v1.1) January 30, 2013Feature DescriptionsTable 1-13 lists the SFP+ module RX and TX connections to the

Página 38 - Ethernet PHY User LEDs

36 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesTable 1-14 lists the SFP+ module contr

Página 39 - USB-to-UART Bridge

AC701 Evaluation Board www.xilinx.com 37UG952 (v1.1) January 30, 2013Feature DescriptionsThe Ethernet connections from the XC7A200T at U1 to the 88E11

Página 40 - HDMI Video Output

38 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesEthernet PHY Clock SourceA 25.00 MHz,

Página 41

AC701 Evaluation Board www.xilinx.com 39UG952 (v1.1) January 30, 2013Feature DescriptionsRefer to the Marvell 88E1116R Alaska Gigabit Ethernet transce

Página 42

4 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Appendix D: Board SetupInstalling the AC701 Board in a PC Chassis . . . . . . . .

Página 43 - LCD Display (16 x 2)

40 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesRefer to the Silicon Labs website for

Página 44 - LCD Display Assembly

AC701 Evaluation Board www.xilinx.com 41UG952 (v1.1) January 30, 2013Feature DescriptionsFigure 1-23 shows the HDMI codec circuit.X-Ref Target - Figur

Página 45 - C Bus Switch

42 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesTable 1-19 lists the connections betwe

Página 46 - AC701 Board LEDs

AC701 Evaluation Board www.xilinx.com 43UG952 (v1.1) January 30, 2013Feature DescriptionsTable 1-20 lists the connections between the codec and the HD

Página 47 - User I/O

44 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesThe AC701 board base board uses a male

Página 48 - User GPIO LEDs

AC701 Evaluation Board www.xilinx.com 45UG952 (v1.1) January 30, 2013Feature DescriptionsTable 1-21 lists the connections between the FPGA and the LCD

Página 49 - User Rotary Switch

46 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board Features. Table 1-22 lists the address for eac

Página 50 - PMOD Connector

AC701 Evaluation Board www.xilinx.com 47UG952 (v1.1) January 30, 2013Feature DescriptionsUser I/O[Figure 1-2, callout 21 - 25]The AC701 board provides

Página 51

48 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesUser GPIO LEDs[Figure 1-2, callout 21]

Página 52 - Switches

AC701 Evaluation Board www.xilinx.com 49UG952 (v1.1) January 30, 2013Feature DescriptionsFigure 1-30 shows the user CPU_RESET pushbutton switch circui

Página 53

AC701 Evaluation Board www.xilinx.com 5UG952 (v1.1) January 30, 2013Chapter 1AC701 Evaluation Board FeaturesOverviewThe AC701 evaluation board for the

Página 54 - FPGA Mezzanine Card Interface

50 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesUser SMA Connectors[Figure 1-2, callou

Página 55 - HPC Connector J30

AC701 Evaluation Board www.xilinx.com 51UG952 (v1.1) January 30, 2013Feature DescriptionsTable 1-24 lists the GPIO Connections to FPGA U1.Table 1-24:

Página 56

52 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesSwitches[Figure 1-2, callout 26 - 27]T

Página 57

AC701 Evaluation Board www.xilinx.com 53UG952 (v1.1) January 30, 2013Feature DescriptionsFigure 1-36 shows the simplified diagram of the power connect

Página 58

54 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesConfiguration Mode Switch SW1The AC701

Página 59 - UCD90120A Description

AC701 Evaluation Board www.xilinx.com 55UG952 (v1.1) January 30, 2013Feature DescriptionsThe Samtec connector system is rated for signaling speeds up

Página 60

56 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesA19 NC NA B20 FMC1_HPC_GBTCLK1_M2C_P U

Página 61

AC701 Evaluation Board www.xilinx.com 57UG952 (v1.1) January 30, 2013Feature DescriptionsD33 FMC1_HPC_TMS_BUF U19.15D34 NC NAD35 GND NAD36 VCC3V3 NAD3

Página 62

58 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesG2 FMC1_HPC_CLK1_M2C_P H1 NC NAG3 FMC1

Página 63

AC701 Evaluation Board www.xilinx.com 59UG952 (v1.1) January 30, 2013Feature DescriptionsAC701 Board Power SystemThe AC701 board hosts a power system

Página 64 - XADC Power System Measurement

6 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board Features• Gen1 4-lane (x4)• Gen2 4-lane (x4)• S

Página 65

60 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesThe UCD90120A device is configured by

Página 66

AC701 Evaluation Board www.xilinx.com 61UG952 (v1.1) January 30, 2013Feature DescriptionsFigure 1-40 shows the power system for UCD90120A U8 controlle

Página 67 - Power Management

62 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesTable 1-28 shows the AC701 TI power sy

Página 68 - 3.3V POWER

AC701 Evaluation Board www.xilinx.com 63UG952 (v1.1) January 30, 2013Feature DescriptionsFigure 1-41 shows the power system for UCD90120A U9 controlle

Página 69 - 2. See Table 1-33

64 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesThe TPS84K and LMZ22000 family adjusta

Página 70 - VCCO_VADJ Voltage Control

AC701 Evaluation Board www.xilinx.com 65UG952 (v1.1) January 30, 2013Feature DescriptionsFigure 1-42 shows the XADC external multiplexer block diagram

Página 71 - Cooling Fan Control

66 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesSee Tables Table 1-29 and Table 1-30 w

Página 72 - XADC Header

AC701 Evaluation Board www.xilinx.com 67UG952 (v1.1) January 30, 2013Feature DescriptionsPower Management[Figure 1-2, callout 30]The AC701 board uses

Página 73

68 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesX-Ref Target - Figure 1-43Figure 1-43:

Página 74

AC701 Evaluation Board www.xilinx.com 69UG952 (v1.1) January 30, 2013Feature DescriptionsThe AC701 board core and auxiliary voltages are listed in Tab

Página 75 - Configuration Options

AC701 Evaluation Board www.xilinx.com 7UG952 (v1.1) January 30, 2013Feature Descriptionshttp://www.xilinx.com/AC701Caution! The AC701 board can be da

Página 76

70 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board Featuresinternally ORs these PG conditions tog

Página 77 - Appendix A

AC701 Evaluation Board www.xilinx.com 71UG952 (v1.1) January 30, 2013Feature DescriptionsIn this VCCO_VADJ off mode, the user can control when to turn

Página 78 - Configuration DIP Switch SW1

72 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesXADC Header[Figure 1-2, callout 31]7 s

Página 79 - Default Jumper Settings

AC701 Evaluation Board www.xilinx.com 73UG952 (v1.1) January 30, 2013Feature DescriptionsThe AC701 board supports both the internal FPGA sensor measur

Página 80

74 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesTable 1-35 describes the XADC header J

Página 81 - Appendix B

AC701 Evaluation Board www.xilinx.com 75UG952 (v1.1) January 30, 2013Configuration OptionsConfiguration OptionsThe FPGA on the AC701 board can be conf

Página 82

76 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesFigure 1-48 shows the QSPI U7 configur

Página 83 - Appendix C

AC701 Evaluation Board www.xilinx.com 77UG952 (v1.1) January 30, 2013Appendix ADefault Switch and Jumper SettingsUser GPIO DIP Switch SW2See Figure 1-

Página 84

Appendix A: Default Switch and Jumper Settings78 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Configuration DIP Switch SW1See Fi

Página 85 - AC701 Board XDC File Listing

Default Jumper SettingsAC701 Evaluation Board www.xilinx.com 79UG952 (v1.1) January 30, 2013Default Jumper SettingsThe AC701 board default jumper conf

Página 86

8 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013Chapter 1: AC701 Evaluation Board FeaturesX-Ref Target - Figure 1-2Figure 1-2: A

Página 87

Appendix A: Default Switch and Jumper Settings80 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013

Página 88

AC701 Evaluation Board www.xilinx.com 81UG952 (v1.1) January 30, 2013Appendix BVITA 57.1 FMC Connector PinoutsFigure B-1 shows the pinout of the FPGA

Página 89

Appendix B: VITA 57.1 FMC Connector Pinouts82 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013

Página 90

AC701 Evaluation Board www.xilinx.com 83UG952 (v1.1) January 30, 2013Appendix CMaster Constraints File ListingTheAC701 board master Xilinx® design con

Página 91

Appendix C: Master Constraints File Listing84 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013set_property IOSTANDARD LVCMOS25 [get

Página 92

AC701 Board XDC File ListingAC701 Evaluation Board www.xilinx.com 85UG952 (v1.1) January 30, 2013set_property PACKAGE_PIN AD17 [get_ports FMC1_HPC_HA1

Página 93

Appendix C: Master Constraints File Listing86 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013set_property IOSTANDARD LVCMOS18 [get

Página 94

AC701 Board XDC File ListingAC701 Evaluation Board www.xilinx.com 87UG952 (v1.1) January 30, 2013set_property PACKAGE_PIN U17 [get_ports PHY_RXD0]set_

Página 95

Appendix C: Master Constraints File Listing88 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013set_property IOSTANDARD LVCMOS33 [get

Página 96

AC701 Board XDC File ListingAC701 Evaluation Board www.xilinx.com 89UG952 (v1.1) January 30, 2013set_property PACKAGE_PIN L14 [get_ports FMC1_HPC_LA19

Página 97

AC701 Evaluation Board www.xilinx.com 9UG952 (v1.1) January 30, 2013Feature DescriptionsArtix-7 FPGA[Figure 1-2, callout 1]The AC701 board is populate

Página 98

Appendix C: Master Constraints File Listing90 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013set_property IOSTANDARD LVCMOS25 [get

Página 99 - Board Setup

AC701 Board XDC File ListingAC701 Evaluation Board www.xilinx.com 91UG952 (v1.1) January 30, 2013set_property PACKAGE_PIN A17 [get_ports FMC1_HPC_LA10

Página 100 - Appendix D: Board Setup

Appendix C: Master Constraints File Listing92 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013set_property IOSTANDARD LVCMOS25 [get

Página 101 - Board Specifications

AC701 Board XDC File ListingAC701 Evaluation Board www.xilinx.com 93UG952 (v1.1) January 30, 2013set_property PACKAGE_PIN AB4 [get_ports DDR3_D14]set_

Página 102 - UG952 (v1.1) January 30, 2013

Appendix C: Master Constraints File Listing94 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013set_property IOSTANDARD SSTL15 [get_p

Página 103 - Additional Resources

AC701 Board XDC File ListingAC701 Evaluation Board www.xilinx.com 95UG952 (v1.1) January 30, 2013set_property PACKAGE_PIN U2 [get_ports DDR3_ODT1]set_

Página 104 - References

Appendix C: Master Constraints File Listing96 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013set_property IOSTANDARD SSTL15 [get_p

Página 105 - Information

AC701 Board XDC File ListingAC701 Evaluation Board www.xilinx.com 97UG952 (v1.1) January 30, 2013set_property PACKAGE_PIN E2 [get_ports DDR3_D35]set_p

Página 106 - Markings

Appendix C: Master Constraints File Listing98 www.xilinx.com AC701 Evaluation BoardUG952 (v1.1) January 30, 2013

Página 107

AC701 Evaluation Board www.xilinx.com 99UG952 (v1.1) January 30, 2013Appendix D Board SetupInstalling the AC701 Board in a PC ChassisInstallation of t

Comentários a estes Manuais

Sem comentários